header
Local cover image
Local cover image
Image from OpenLibrary

Low energy computer architecture designs / Mervat Mohamed Adel Mahmoud ; Supervised Hossam A. H. Fahmy , Dalia A. Eldib

By: Contributor(s): Material type: TextTextLanguage: English Publication details: Cairo : Mervat Mohamed Adel Mahmoud , 2019Description: 69 P. : charts , facsimiles ; 30cmOther title:
  • تصميمات منخفضة الطاقة لبنية الحاسب [Added title page title]
Subject(s): Online resources: Available additional physical forms:
  • Issued also as CD
Dissertation note: Thesis (Ph.D.) - Cairo University - Faculty of Engineering - Department of Electronics and Communication Summary: The continuous increase in chip integration and the associated energy consumption concerns made low power/energy design one of the main challenges facing VLSI systems. A low energy clock-gated pipelined dual base binary/decimal fixed-point multiplier is suggested extending a previously proposed non-pipelined design. A thorough study conducted on both the pipelined and non-pipelined designs versus other architectures in literature proves tremendous reductions in power, energy and area consumption.In addition, a new low energy lossless compression/decompression approach is suggested for main memory data. The proposed design lowers energy consumption due to its simplicity and low latency
Tags from this library: No tags from this library for this title. Log in to add tags.
Star ratings
    Average rating: 0.0 (0 votes)
Holdings
Item type Current library Home library Call number Copy number Status Barcode
Thesis Thesis قاعة الرسائل الجامعية - الدور الاول المكتبة المركزبة الجديدة - جامعة القاهرة Cai01.13.08.Ph.D.2019.Me.L (Browse shelf(Opens below)) Not for loan 01010110079132000
CD - Rom CD - Rom مخـــزن الرســائل الجـــامعية - البدروم المكتبة المركزبة الجديدة - جامعة القاهرة Cai01.13.08.Ph.D.2019.Me.L (Browse shelf(Opens below)) 79132.CD Not for loan 01020110079132000

Thesis (Ph.D.) - Cairo University - Faculty of Engineering - Department of Electronics and Communication

The continuous increase in chip integration and the associated energy consumption concerns made low power/energy design one of the main challenges facing VLSI systems. A low energy clock-gated pipelined dual base binary/decimal fixed-point multiplier is suggested extending a previously proposed non-pipelined design. A thorough study conducted on both the pipelined and non-pipelined designs versus other architectures in literature proves tremendous reductions in power, energy and area consumption.In addition, a new low energy lossless compression/decompression approach is suggested for main memory data. The proposed design lowers energy consumption due to its simplicity and low latency

Issued also as CD

There are no comments on this title.

to post a comment.

Click on an image to view it in the image viewer

Local cover image