header
Local cover image
Local cover image
Image from OpenLibrary

A low-power sub-sampling all-digital phase-locked loop with fast frequency-correction capability / Omar Hamada Eid Seif Hassan ; Supervised Ahmed Nader Mohieldin , Mohamed Mostafa Aboudina

By: Contributor(s): Material type: TextTextLanguage: English Publication details: Cairo : Omar Hamada Eid Seif Hassan , 2020Description: 141 P . : charts ; 30cmOther title:
  • حلقة إغلاق على الطور رقمية كليا منخفضة الطاقة بتقنية اختزال العينات مع القدرة على التصحيح السريع للتردد [Added title page title]
Subject(s): Online resources: Available additional physical forms:
  • Issued also as CD
Dissertation note: Thesis (M.Sc.) - Cairo University - Faculty of Engineering - Department of Electronics and Communications Summary: In this thesis, a low-power all-digital phase-locked loop (ADPLL) is presented to be used as a frequency synthesizer in low-power applications. The PLL utilizes sub-sampling operation to maintain low power consumption. A novel technique is proposed to extend the loop{u2019}s lock-in range. This technique allows the loop to tolerate 10x larger frequency disturbances without losing locking. The main analog blocks are designed in a 40nm CMOS technology. A new time to digital converter (TDC) architecture based on a multi-path delay line is introduced. The new architecture allows the TDC to achieve high resolution while keeping a low power consumption. An 8-bit segmented digital to time converter (DTC) is designed. The DTC achieves relatively good linearity while consuming low power. A low-power digitally-controlled oscillator (DCO) is implemented and it achieves better than -114dBc/Hz phase noise at 1MHz offset. The estimated PLL phase noise at 1MHz offset is around -109dBc/Hz
Tags from this library: No tags from this library for this title. Log in to add tags.
Star ratings
    Average rating: 0.0 (0 votes)
Holdings
Item type Current library Home library Call number Copy number Status Barcode
Thesis Thesis قاعة الرسائل الجامعية - الدور الاول المكتبة المركزبة الجديدة - جامعة القاهرة Cai01.13.08.M.Sc.2020.Om.L (Browse shelf(Opens below)) Not for loan 01010110083103000
CD - Rom CD - Rom مخـــزن الرســائل الجـــامعية - البدروم المكتبة المركزبة الجديدة - جامعة القاهرة Cai01.13.08.M.Sc.2020.Om.L (Browse shelf(Opens below)) 83103.CD Not for loan 01020110083103000

Thesis (M.Sc.) - Cairo University - Faculty of Engineering - Department of Electronics and Communications

In this thesis, a low-power all-digital phase-locked loop (ADPLL) is presented to be used as a frequency synthesizer in low-power applications. The PLL utilizes sub-sampling operation to maintain low power consumption. A novel technique is proposed to extend the loop{u2019}s lock-in range. This technique allows the loop to tolerate 10x larger frequency disturbances without losing locking. The main analog blocks are designed in a 40nm CMOS technology. A new time to digital converter (TDC) architecture based on a multi-path delay line is introduced. The new architecture allows the TDC to achieve high resolution while keeping a low power consumption. An 8-bit segmented digital to time converter (DTC) is designed. The DTC achieves relatively good linearity while consuming low power. A low-power digitally-controlled oscillator (DCO) is implemented and it achieves better than -114dBc/Hz phase noise at 1MHz offset. The estimated PLL phase noise at 1MHz offset is around -109dBc/Hz

Issued also as CD

There are no comments on this title.

to post a comment.

Click on an image to view it in the image viewer

Local cover image